国产乱码精品_欧美私模裸体表演在线观看_久久精品国产久精国产_美女亚洲一区

曙海教育集團(tuán)
上海:021-51875830 北京:010-51292078
西安:029-86699670 南京:4008699035
成都:4008699035 武漢:027-50767718
廣州:4008699035 深圳:4008699035
沈陽:024-31298103 石家莊:4008699035☆
全國統(tǒng)一報(bào)名免費(fèi)電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
首頁 課程表 報(bào)名 在線聊 講師 品牌 QQ聊 活動 就業(yè)
嵌入式OS--4G手機(jī)操作系統(tǒng)
嵌入式硬件設(shè)計(jì)
Altium Designer Layout高速硬件設(shè)計(jì)
開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
芯片設(shè)計(jì)/大規(guī)模集成電路VLSI
其他類
 
      Synopsys Formality 培訓(xùn)班
   入學(xué)要求

        學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識:
        ◆ 電路系統(tǒng)的基本概念。

   班級規(guī)模及環(huán)境--熱線:4008699035 手機(jī):15921673576( 微信同號)
       每期人數(shù)限3到5人。
   上課時(shí)間和地點(diǎn)
上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
最近開課時(shí)間(周末班/連續(xù)班/晚班)
Synopsys Formality 培訓(xùn)班:2020年3月16日
   實(shí)驗(yàn)設(shè)備
     ☆資深工程師授課

        
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費(fèi)推薦工作

        ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

        專注高端培訓(xùn)15年,端海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
        得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

        ★實(shí)驗(yàn)設(shè)備請點(diǎn)擊這兒查看★
   最新優(yōu)惠
       ◆請咨詢客服。
   質(zhì)量保障

        1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽;
        2、培訓(xùn)結(jié)束后,授課老師留給學(xué)員聯(lián)系方式,保障培訓(xùn)效果,免費(fèi)提供課后技術(shù)支持。
        3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會。

       Synopsys 軟件培訓(xùn)班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進(jìn)一步全面系統(tǒng)地理解IC設(shè)計(jì)概念與方法。培訓(xùn)將采用Synopsys公司相關(guān)領(lǐng)域的培訓(xùn)教材,培訓(xùn)方式以講課和實(shí)驗(yàn)穿插進(jìn)行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
国产乱码精品_欧美私模裸体表演在线观看_久久精品国产久精国产_美女亚洲一区
久热re这里精品视频在线6| 韩国美女久久| 久久亚洲欧美| 亚洲午夜一区二区| 亚洲精品九九| 亚洲成人在线网| 国产午夜亚洲精品理论片色戒| 欧美a级一区| 久久久久久久网站| 欧美一区二区三区视频免费| 99re热精品| 亚洲精品婷婷| 亚洲激情综合| 亚洲精品日产精品乱码不卡| 狠狠色丁香婷婷综合久久片| 国产欧美日韩综合一区在线观看| 欧美日韩亚洲国产精品| 欧美电影资源| 欧美精品日韩精品| 欧美精品亚洲精品| 欧美激情精品久久久久久大尺度| 免费成人美女女| 卡通动漫国产精品| 免费永久网站黄欧美| 久久综合影视| 欧美经典一区二区| 欧美精品1区| 欧美精品激情在线| 欧美gay视频| 欧美日韩不卡| 国产精品国产三级国产普通话三级| 欧美日韩高清不卡| 欧美午夜精品久久久久久久| 欧美视频精品在线| 国产欧美日韩免费| 黄色在线一区| 亚洲精品中文字幕女同| 亚洲视频在线播放| 亚洲欧美日韩视频二区| 欧美中文字幕视频| 欧美成人日本| 国产精品毛片在线| 黄色一区二区三区| 99视频一区二区| 欧美伊人久久久久久久久影院| 久久精品中文字幕一区二区三区| 欧美不卡视频一区| 国产伦精品一区二区三区高清| 韩国女主播一区二区三区| 亚洲高清视频一区二区| 亚洲网站视频福利| 久久人人97超碰国产公开结果 | 国语自产偷拍精品视频偷 | 午夜精品一区二区三区在线| 久久乐国产精品| 欧美日韩视频一区二区三区| 国产人成一区二区三区影院| 亚洲国产另类久久久精品极度| 亚洲图片欧美一区| 老司机免费视频久久| 国产精品成人aaaaa网站| 激情小说另类小说亚洲欧美| 一片黄亚洲嫩模| 久久综合久久美利坚合众国| 欧美日韩一区三区| 亚洲国产精品一区制服丝袜| 午夜精品久久久久久久久久久| 欧美国产精品中文字幕| 国产日韩欧美一区二区三区四区| 亚洲老司机av| 久久在线视频在线| 国产亚洲欧美另类中文| 亚洲少妇最新在线视频| 欧美电影免费观看高清完整版| 国产亚洲女人久久久久毛片| 亚洲一区二区三区久久| 欧美乱人伦中文字幕在线| 一区在线影院| 久久一区二区三区四区| 国产日韩综合| 亚洲欧美精品一区| 国产精品美女黄网| 制服丝袜亚洲播放| 欧美日韩精品一区二区天天拍小说 | 欧美三区美女| 亚洲麻豆av| 欧美绝品在线观看成人午夜影视| 激情综合在线| 久久一区中文字幕| 在线观看亚洲| 能在线观看的日韩av| 亚洲二区三区四区| 欧美成人精品在线播放| 在线精品高清中文字幕| 美国十次了思思久久精品导航| 国产真实久久| 久久亚洲综合色| 亚洲成人直播| 欧美激情aⅴ一区二区三区| 亚洲日本中文字幕| 欧美国产专区| 99re66热这里只有精品3直播| 欧美日韩免费网站| 亚洲午夜久久久久久尤物| 国产精品区免费视频| 午夜精品三级视频福利| 国产日韩一区欧美| 噜噜噜噜噜久久久久久91| 91久久久久久久久| 欧美视频在线视频| 欧美一区二区视频在线观看2020| 国产一区二区无遮挡| 免费av成人在线| 99亚洲精品| 国产亚洲欧美日韩日本| 久久婷婷国产综合精品青草| 亚洲国产毛片完整版| 欧美日韩亚洲综合在线| 欧美亚洲一区| 亚洲啪啪91| 欧美亚韩一区| 开心色5月久久精品| 9l国产精品久久久久麻豆| 国产日产精品一区二区三区四区的观看方式| 性欧美video另类hd性玩具| 狠狠色狠狠色综合日日91app| 欧美激情精品久久久久久变态| 亚洲视频一二| 在线精品一区| 国产精品免费福利| 欧美激情日韩| 久久精品国产视频| 一区二区av| 伊人激情综合| 国产欧美日韩亚洲| 亚洲一区美女视频在线观看免费| 国产精品99久久久久久人| 国产裸体写真av一区二区| 欧美1区2区3区| 亚洲欧美视频在线观看| 91久久久久久国产精品| 国产日韩欧美制服另类| 欧美日韩黄色大片| 久久久另类综合| 亚洲综合精品自拍| av72成人在线| 亚洲国产一区二区三区高清| 国产精品高潮呻吟久久av无限| 免费91麻豆精品国产自产在线观看| 亚洲女性喷水在线观看一区| 亚洲免费观看在线观看| 在线成人av.com| 黄色亚洲在线| 国产精品一区视频网站| 欧美色中文字幕| 欧美天堂亚洲电影院在线观看| 快射av在线播放一区| 久久精品导航| 久久精品视频免费观看| 欧美一区二区三区婷婷月色| 亚洲欧美资源在线| 亚洲免费在线视频| 性欧美大战久久久久久久免费观看| 在线视频精品一| 亚洲一区二区在| 午夜久久一区| 久久精品日韩欧美| 久久亚洲春色中文字幕| 麻豆乱码国产一区二区三区| 久久蜜桃资源一区二区老牛 | 国产精品xxxxx| 国产精品久久国产精品99gif | 91久久精品一区| 亚洲精品国产精品国自产观看| 一区二区视频免费完整版观看| 精品动漫av| 亚洲激情在线视频| 99精品欧美一区二区蜜桃免费| 99精品久久久| 小黄鸭精品密入口导航| 欧美在线视频在线播放完整版免费观看 | 欧美三级欧美一级| 国产精品国产精品| 国产欧美日韩亚洲一区二区三区| 国产亚洲人成网站在线观看| 一区在线观看| 夜夜精品视频| 欧美一区二区视频网站| 久久一区亚洲| 欧美日韩国产美| 国产偷久久久精品专区| 亚洲国产日本| 午夜精品久久久久久久久久久久久 | 亚洲成色精品| 亚洲美女中文字幕| 亚洲视频专区在线| 久久这里只有精品视频首页| 欧美三级视频| 亚洲春色另类小说| 亚洲网站在线看|